AMPLIFIER SYSTEM, CONTROLLER OF MAIN AMPLIFIER AND ASSOCIATED CONTROL METHOD

申请号 EP16185674.5 申请日 2016-08-25 公开(公告)号 EP3168986A1 公开(公告)日 2017-05-17
申请人 MediaTek Inc.; 发明人 LIN, Lai-Ching; TSAI, Ming-Da;
摘要 The present invention provides a control circuit (1 20) to stabilize an output power of a power amplifier (110). The control circuit (120) comprises a voltage clamping loop (1 30), a current clamping loop (140) and a loop (1 50) for reducing power variation under VSWR, where the voltage clamping loop (1 30) is used to clamp an output voltage of the power amplifier (110) within a defined voltage range, the current clamping loop (140) is used to clamp a current of the power amplifier (110) within a defined current range, and the loop (1 50) for reducing power variation under VSWR is implemented by an impedance detector (1 50) to compensate the output power under VSWR variation.
权利要求 An amplifier system (100), characterized by:a main amplifier (110) comprising a first transistor (M1) and a second transistor (M2) connected in cascode, wherein the main amplifier (110) receives an input signal using the first transistor (M1) and outputs an output signal using the second transistor (M2);a controller (120), coupled to the main amplifier (110), for generating a control signal to the second transistor (M2) according to the output signal and a current of the main amplifier (110), to control a gain of the main amplifier (110).The amplifier system (100) of claim 1, characterized in that the main amplifier (110) amplifies the input signal at a gate electrode of the first transistor (M1) to generate the output signal at a drain electrode of the second transistor (M2), and the controller (120) generates the control signal to a gate electrode of the second transistor (M2) to control the gain of the main amplifier (110).The amplifier system (100) of claim 1, characterized in that further comprising:a voltage clamp circuit (130), coupled to the main amplifier (110) and the controller (120), for detecting an amplitude of the output signal, and adjusting the control signal according to the amplitude of the output signal, to clamp the output signal within a defined voltage range.The amplifier system (100) of claim 3, characterized in that the controller (1 20) comprises:a first operational amplifier (1 22), for receiving a power indication signal and a feedback signal to generate the control signal; andthe voltage clamp circuit (1 30) comprises:a peak detector (1 36), for detecting the amplitude of the output signal;a second operational amplifier (132), for receiving the amplitude of the output signal and a reference voltage to generate a compensation signal; anda control transistor (134), coupled to an output node of the first operational amplifier (122), for adjusting the control signal according to the compensation signal.The amplifier system (100) of claim 1, characterized in that further comprising:a current clamp circuit (140), coupled to the main amplifier (110) and the controller (120), for sensing the current of the main amplifier (110), and adjusting the control signal according to the sensed current, to clamp the current of the main amplifier (110) within a defined current range.The amplifier system (100) of claim 5, characterized in that the current clamp circuit (140) senses the current of the main amplifier (110) by using dummy devices (M3, M4).The amplifier system (100) of claim 5, characterized in that the controller (1 20) comprises:a first operational amplifier (1 22), for receiving a power indication signal and a feedback signal to generate the control signal; andthe current clamp circuit (140) comprises:a current sensor (M3, M4, R1), for sensing the current of the main amplifier (110) to generate a voltage representing the sensed current;a third operational amplifier (142), for receiving the voltage and a reference voltage to generate a compensation signal; anda control transistor (144), coupled to an output node of the first operational amplifier ()122, for adjusting the control signal according to the compensation signal.The amplifier system (100) of claim 1, characterized in that further comprising:an impedance detector (1 50), for generating an output impedance of the main amplifier (110) according to an amplitude of the output signal and the current of the main amplifier (110);wherein the controller (120) generates the control signal to the gate electrode of the second transistor (M2) according to the output impedance of the main amplifier (110).The amplifier system (100) of claim 8, characterized in that when the output impedance increases, the controller (120) generates the control signal to the gate electrode of the second transistor (M2) to lower the gain of the main amplifier (110).The amplifier system (100) of claim 8, characterized in that the controller (1 20) comprises:an adjusting circuit (124), for receiving a power indication signal and adjusting the power indication signal according to the output impedance of the main amplifier (110); anda first operational amplifier (1 22), coupled to the adjusting circuit (124), for receiving the adjusted power indication signal and a feedback signal to generate the control signal.A method for controlling a main amplifier (110), wherein the main amplifier (110) comprises a first transistor (M1) and a second transistor (M2) connected in cascode, the main amplifier (110) receives an input signal using the first transistor (M1) and outputs an output signal using the second transistor (M2), characterized by the method comprising the steps of:generating a control signal to the second transistor (M2) according to the output signal and a current of the main amplifier (110), to control a gain of the main amplifier (110).The method of claim 11, characterized in that further comprising:generating an output impedance of the main amplifier (110) according to an amplitude of the output signal and the current of the main amplifier (110); andthe step of generating the control signal comprises:generating the control signal to a gate electrode of the second transistor (M2) according to the output impedance of the main amplifier (110).The method of claim 12, characterized in that the step of generating the control signal comprises:when the output impedance increases, generating the control signal to the gate electrode of the second transistor (M2) to lower the gain of the main amplifier (110).The method of claim 12, characterized in that the step of generating the control signal comprises:adjusting a power indication signal according to the output impedance of the main amplifier (110); andusing a first operational amplifier (122) to receive the adjusted power indication signal and a feedback signal to generate the control signal.Circuits for controlling a main amplifier (110), wherein the main amplifier (110) comprises a first transistor (M1) and a second transistor (M2) connected in cascode, the main amplifier (110) receives an input signal using the first transistor (M1) and outputs an output signal using the second transistor (M2), characterized by:an impedance detector (1 50), for generating an output impedance of the main amplifier (110) according to an amplitude of the output signal and a current of the main amplifier (110); anda controller (120), for generating a control signal to the second transistor according to the output signal, the current of the main amplifier (110) and the output impedance of the main amplifier (110), to control a gain of the main amplifier (110).
说明书全文

Background

In a radio frequency (RF) transmitter, an output power of a power amplifier is related to an output impedance (including a load impedance) of the power amplifier. Because the load impedance may be varied due to a voltage standing wave ratio (VSWR) variation caused by proximity of an antenna to foreign objects, the output power of the power amplifier may be varied accordingly. The output power variation may decrease a quality of service and/or increase a peak current/voltage of the power amplifier. Therefore, how to design a controller to control the power amplifier to stabilize the output power is an important topic.

Summary

It is therefore an objective of the present invention to provide an amplifier system, a controller of a main amplifier and associated control method, which controls a cascode power amplifier according to an output signal and an output current, to solve the above-mentioned problem.

This is achieved by an amplifier system according to claim 1, a method according to claim 11 and circuits for controlling a main amplifier according to claim 15. The dependent claims pertain to corresponding further developments and improvements.

As will be seen more clearly from the detailed description following below, an amplifier system comprises a main amplifier and a controller. The main amplifier comprises a first transistor and a second transistor connected in cascode, wherein the main amplifier amplifies an input signal received at a gate electrode of the first transistor to generate an output signal at a drain electrode of the second transistor. The controller is coupled to the main amplifier, and is arranged for generating a control signal to a gate electrode of the second transistor according to the output signal and a current of the main amplifier, to control a gain of the main amplifier.

As will be seen more clearly from the detailed description following below, a method for controlling a main amplifier, wherein the main amplifier comprises a first transistor and a second transistor connected in cascode, the main amplifier amplifies an input signal received at a gate electrode of the first transistor to generate an output signal at a drain electrode of the second transistor, and the method comprises: generating a control signal to a gate electrode of the second transistor according to the output signal and a current of the main amplifier, to control a gain of the main amplifier.

As will be seen more clearly from the detailed description following below, circuits for controlling a main amplifier is provided, wherein the main amplifier comprises a first transistor and a second transistor connected in cascode, the main amplifier amplifies an input signal received at a gate electrode of the first transistor to generate an output signal at a drain electrode of the second transistor. The circuits comprises a controller, which is arranged for generating a control signal to a gate electrode of the second transistor according to the output signal and a current of the main amplifier, to control a gain of the main amplifier.

These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.

Brief Description of the Drawings

  • FIG. 1 is a diagram illustrating an amplifier system according to one embodiment of the present invention.
  • FIG. 2 is a diagram illustrating a detail structure of the amplifier system according to one embodiment of the present invention.
  • FIG. 3 is a flowchart of a method for controlling the main amplifier according to one embodiment of the present invention.

Detailed Description

Certain terms are used throughout the following description and claims to refer to particular system components. As one skilled in the art will appreciate, manufacturers may refer to a component by different names. This document does not intend to distinguish between components that differ in name but not function. In the following discussion and in the claims, the terms "including" and "comprising" are used in an open-ended fashion, and thus should be interpreted to mean "including, but not limited to ..." The terms "couple" and "couples" are intended to mean either an indirect or a direct electrical connection. Thus, if a first device couples to a second device, that connection may be through a direct electrical connection, or through an indirect electrical connection via other devices and connections.

Please refer to FIG. 1, which is a diagram illustrating an amplifier system 100 according to one embodiment of the present invention. As shown in FIG. 1, the amplifier system 100 comprises a main amplifier (power amplifier) 1 10, a controller 120, a voltage clamp circuit 130, a current clamp circuit 140 and an impedance detector 150. The main amplifier 110 is configured to amplify an radio frequency (RF) input signal Vin to generate an RF output signal Vout; the controller 120 is configured to receive a power indication signal Vramp to generate a control signal VGC to control a gain of the main amplifier 110; the voltage clamp circuit 130 is configured to adjust the control signal VGC outputted by the controller 120 according an amplitude of the output signal Vout; the current clamp circuit 140 is configured to adjust the control signal VGC outputted by the controller 120 according a current of the main amplifier 110; and the impedance detector 150 is configured to detect an output impedance of the main amplifier 110 to generate a detection result Vc_Z, and the controller 120 further refers to the detection result Vc_Z to generate the control signal VGC. In this embodiment, the amplifier system 100 is applied to a transmitter, and the output signal Vout is broadcasted by using an antenna coupled to the main amplifier 110.

Please refer to FIG. 2, which is a diagram illustrating a detail structure of the amplifier system 100 according to one embodiment of the present invention. In FIG. 2, the main amplifier 110 is implemented by two NMOSs M1 and M2 connected in cascode, the main amplifier 110 is supplied by a supply voltage VBAT via an inductor L1, and the main amplifier 110 amplifies the input signal Vin received at a gate electrode of the NMOS M1 to generate the output signal Vout at a drain electrode of the NMOS M2. The controller 1 20 comprises an adjusting circuit (in this embodiment, the adjusting circuit is an adder 124), a first operational amplifier 122, a variable load RL, two NMOSs M5 and M6 and two PMOSs M7 and M8. The voltage clamp circuit 130 comprises a peak detector 136, a second operational amplifier 132 and a control transistor 1 34. The current clamp circuit 140 comprises two NMOSs M3 and M4, a resistor R1, a third operational amplifier 142 and a control transistor 144.

In the operations of the amplifier system 100, the power indication signal Vramp is adjusted according to the detection result Vc_Z outputted by the impedance detector 1 50, and the first operational amplifier 122 compares the adjusted power indication signal Vramp' with a feedback signal VFB to generate the control signal VGC to control the gain of the main amplifier 110, where the feedback signal VFB is generated according to a current of the PMOS M8 and the resistance of the variable load RL. Furthermore, the control signal VGC outputted by the first operational amplifier 122 is adjusted/clamped according to outputs of the voltage clamp circuit 130 and the current clamp circuit 140. In detail, regarding the voltage claim circuit 130, the peak detector 136 detects an amplitude of the output signal Vout to generate a voltage VPS representing the detected amplitude, the second operational amplifier 132 compares the voltage VPS with a reference voltage VRV to generate a compensation signal Vc_OV, and the control transistor 134 receives the compensation signal Vc_OV to adjust the control signal VGC. Regarding the current claim circuit 140, the NMOSs M3 and M4 and the resistor R1 serve as a current sensor to sense the current of the main amplifier 110 to generate a voltage VIS representing the sensed current, the third operational amplifier 142 compares the voltage VIS with the a reference voltage VRI to generate a compensation signal Vc_OC, and the control transistor 144 receives the compensation signal Vc_OC to adjust the control signal VGC. Furthermore, the impedance detector 1 50 receives the voltage VPS and the voltage VIS from the voltage clamp circuit 130 and the current clamp circuit 140, respectively, and generates the impedance Vc_Z by dividing VPS by VIS (i.e. Vc_Z=VPS/VIS).

The voltage clamp circuit 130 is used to clamp the output signal Vout within a defined voltage range. For example, if the amplitude of the output signal Vout increases, the voltage VPS and the compensation signal Vc_OV will also increase, thereby a current of the control transistor 1 34 is increased to lower the control signal VGC to lower the gain and the output signal Vout of the main amplifier 110.

The current clamp circuit 140 is used to clamp the current of the main amplifier 110 within a defined current range. For example, if the current of the main amplifier 110 increases, the voltage VIS and the compensation signal Vc_OC will also increase, thereby a current of the control transistor 144 is increased to lower the control signal VGC to lower the gain and the current of the main amplifier 110.

The impedance Vc_Z is provided to the adjusting circuit 124 to compensate the VSWR variation, to reduce the output power variation under different VSWR. For example, if the impedance Vc_Z increases, the power indication signal Vramp is adjusted to have a lower value (i.e. the adjusted power indication signal Vramp' is decreased), thereby the control signal VGC is decreased to lower the output power of the main amplifier 110.

By using the compensation provided by the voltage clamp circuit 130, the current clamp circuit 140 and the impedance detector 150, the amplitude of the output signal Vout and the current of the main amplifier 110 can be clamped within a defined range to prevent the IC from being damaged. In addition, by further using the impedance Vc_Z to adjust the power indication signal, the output power variation is reduced under different VSWR.

The NMOSs M5 and M6, the PMOSs M7 and M8 and the variable load RL within the controller 120 is used to control the output power of the main amplifier 110 has the linear-in-dB relation with the adjusted power indication signal Vramp'. Regarding the operations of the PMOSs M7 and M8 and the variable load RL, in the loop within the controller 1 20 shown in FIG. 2, when the adjusted power indication signal Vramp' changes, the current flowing through the NMOSs M5 and M6 the feedback signal VFB also continuously change until the feedback signal VFB approximates the adjusted power indication signal Vramp'. In detail, the PMOSs M7 and M8 are used to sense the current of the main amplifier 110, and a resistance of the variable load RL is determined based on the feedback signal VFB, and since the feedback signal VFB approximates the adjusted power indication signal Vramp', it is deemed that the resistance of the variable load RL is controlled by the adjusted power indication signal Vramp'. In addition, in the loop shown in FIG. 2, when the resistance of the variable load RL changes due to the change of the adjusted power indication signal Vramp', the currents of the NMOSs M5 and M6 and the main amplifier 110 also change with the resistance of the variable load RL, that is, the gain of the main amplifier 110 changes with the adjusted power indication signal Vramp'. In this embodiment, the variable load RL is designed to make the resistance have a nonlinear relation with the adjusted power indication signal Vramp', wherein the nonlinear relation may be an exponential relation or a polynomial relation such as a nonlinear decay the resistance of the variable load RL has when the adjusted power indication signal Vramp' increases.

In addition, to prevent the current sensing operation from affecting the output voltage Vout of the main amplifier, the current clamp circuit 140 senses the current of the main amplifier 110 by using dummy devices (i.e. NMOSs M3 and M4), wherein the current flowing through the dummy devices may be equal to the current of the main amplifier 110, or the current flowing through the dummy devices may have a predetermined ratio to the current of the main amplifier 110. The sensed current from the dummy devices can be used to represent the current of the main amplifier 110. Similarly, the PMOSs M7 and M8 within the controller 120 also sense the current of the main amplifier 110 by using dummy devices (i.e. NMOSs M5 and M6) to prevent the NMOSs M7 and M8 from affecting the output voltage Vout of the main amplifier.

FIG. 3 is a flowchart of a method for controlling the main amplifier 110 according to one embodiment of the present invention. Referring to FIGs. 1-3 together, the flow is described as follows:

  • Step 300: generate the control signal to control the gain of the main amplifier.
  • Step 302: detect the amplitude of the output signal.
  • Step 304: sense the current of the main amplifier.
  • Step 306: generate the output impedance of the main amplifier according to the amplitude of the output signal and the current of the main amplifier.
  • Step 308: adjust/compensate the control signal according to the amplitude of the output signal, the current of the main amplifier and the output impedance of the main amplifier.

Briefly summarized, in the amplifier system of the present invention, the cascode power amplifier can be controlled to generate output signal Vout with desired power/voltage/current. Therefore, the output signal Vout is robust to the VSWR variation.

Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

QQ群二维码
意见反馈